Hello!
I am interested in doing power electronics projects on SoC type chips and FPGAs. I want to do things like PWM, SPWM, Motor control, and simulate in real time using MATLAB/Simulink.
I am trying to learn verilog right now, and its going pretty well considering I have never taken a digital logic course.
The lecture Im watching on youtube said VHDL was designed for system design(high level), where as verilog was design for easy use with gate level design.
I don't have a ton of time right now, so would it be better for me to learn VHDL or Verilog for the projects im working on?
I have a tiny tiny bit of coding experience in MATLAB and Arduino but thats it, so its not like i would pick Verilog up easier due to it's c like nature.
Thanks!