Electronics > Beginners

Vias and Capacitors

(1/2) > >>

Nikos A.:
Hi everyone, one more question by the newbie..

Actually I have to questions..

1. Why they say that you shouldn't attempt to share vias between capacitors? Keep the ratio between components and vias 1:1...
    a. How does this influence the designing? I've never seen a documented answer.

2. I've seen in many designs to apply two or more vias for each cap.. I've read that this method reduces vias' parasitic inductance but I cannot understand how this is working in practice.. Vias inductance it isn't additive?


Zero999:
Yes, vias have inductance. As with resistance, inductance is only additive, if it's in series. If multiple vias are used for one capacitor, the current will be shared between each via, therefore they will be in parallel, not series. Connecting inductors in parallel reduces the over all inductance.

The formula is the same for resistors in parallel. LTOTAL = (L1-1+L2-1+L3-1)-1.

Reducing the inductance is good, because it lowers the impedance, especially to high frequencies, thus keeping the supply voltage more stable.

Siwastaja:
Exactly like Zero999 said, and what comes to sharing vias, sharing helps you put higher effective number of vias for each cap without running out of space, and hence helps in reducing impedance.

Sharing may be bad if you have different supplies which could couple noise. In this case, you sometimes want to intentionally add individual trace inductance (or even an explicit inductor), then have the capacitor right at the load, and that load alone. For a typical digital circuit having a few digital supplies, I would just share the vias instead, to minimize impedance.

Rerouter:
This mainly falls under rules of thumb, does not mean the best solution in all cases, just the least likely to cause issues.

1. They say not to share Via's and equally to use multiple vias to reduce the inductance of that given decoupling capacitor, in reality it only gets important when your dealing with either fast edges, low noise or high current signals. as these are when that inductance can cause issues for the single via per capacitor, and crosstalk via the return path for low noise signals.

Fast Edges - As the frequency increases away from DC, more and more of the return signal (your ground current for most things) starts following the path of least impedance instead of the path of least resistance, this path generally follows the signal trace as close as possible, and how it could be described is having the smallest loop area, so for each decoupling capacitor you ideally want it so the current can hop adjacent to your signal or under it in as short a distance as possible. more distance = more inductance = larger loop area ~ poorer decoupling

Low noise - Most people like to think of a via to a ground plane as a perfect 0 ohms, in reality it has resistance and inductance, so lets say you have a nice high resolution ADC with a few uV / bit, well the internal reference voltage and other parts shift up and down in voltage with that devices Ground pin, lets say you share a via to ground with something else, say a little status LED, or something that takes gulps of a few mA of current. the voltage across that via to the ground plane can cause your ADC to jump up and down in reading,

High current - Any time the current changes, inductance is a problem, Equally at a certain point heat dissipation is an issue. so sprinkling lots of vias around something you expect to take large gulps of current e.g. a GSM modem, (can draw spikes of 1.2A) helps improve the decoupling to that device


Inductance adds like resistance, you have 2 vias in series you have double the inductance, you have 2 vias in parallel you have half the inductance.

Actual rule of thumb to follow
- Pay attention to the return path of a signal, e.g. where its ground current has to flow to keep close to the signal, the smaller this loop the better, this is why they recommend a ground plane via where a high speed signal changes layers. beside it is just as good as below it
- Keep decoupling capacitors close to the device pins, and dont forget the length of the ground path, Usually its better to keep the ground trace to the chip on the same layer where possible,
- For decoupling capacitors, the current to your device should flow through the decoupling capacitor pads, this way the capacitor filters down any current spikes from your device.

Nikos A.:
Thank you for your answers!!

So, using vias in parallel reduces the mounting inductance and hence the impedance, creating a lower impedance return path. Also, by keeping the return path as short as possible minimizes again the inductance.. So, the key element is a low impradance/inductance return path for optimum decoupling..

Furthermore, by sharing vias between components/pins with different current drawn, there is the danger of inducing noise between them..

Tell you the truth I am facing some difficulties most of the time to identify the current loop, but I guess that I am going to be better through practice..


--- Quote from: Rerouter on June 25, 2019, 08:08:00 am ---Usually its better to keep the ground trace to the chip on the same layer where possible

--- End quote ---

Can you give me some more explanation on this?


Navigation

[0] Message Index

[#] Next page

There was an error while thanking
Thanking...
Go to full version
Powered by SMFPacks Advanced Attachments Uploader Mod