hello guys.
I design the Data Acquisition system board that has ZYNQ FPGA, two AD9643 ADC, two DDR3, LAN 1Gb, PCI-e v2.0 and power components.
I use Altium Designer 18 EDA for designing the board and all high frequency rules (such as: length match, PCB stack up, trace width , ...) has considered and applied.
The characteristic of board is:
#layer : 12
thickness : 66.4 mil (1.68 mm)
Min. Line/Track Width: 3.543 mil
Min. Line/Track Space: 3.937 mil
Min. Finished Diameter of PTH Hole: 0.2 mm
I define some Rules to check the space, width, length match of traces that are high frequency, and define the Rules to pour the Power and GND polygons.
The clearance of poly to poly in inner and outer(top and bottom) layers is 15 and 10 mil respectively; also i define Rules for poly to via clearance that in BGA components are 4 mil and others are 10 mil.
when the Rules applied all via catch the 4 mil for clearance . I change the priority rules but this problem is exist.
How to define correct clearance rules (poly to via) to pour the polygons according to special(my) style?
Please help me to solve this problem.
regards,