My PCB fab house has different inner and outer copper clearance requirements. They require a copper-to-board edge clearance of 10 mils (0.254 mm) on the outer layer and 15 mils (0.381 mm) on inner layers. How do you change the design rules to account for this? I see an option for this in the constraints section of the design rules labeled as "copper to edge clearance", but this affects all layers. Is there a way to set this in the design rules automatically? The only other way I could think of is to set it for largest clearance or to just adjust the copper pour zones.