Notionally, you shouldn't be dissipating 5W across either FET with only 5A load. What are your input voltage, switching frequency, and gate driver/controller?
Yes, I agree with you regarding the switching losses, which is quite high at the moment. Here's some of the specs of the board -->
Vin = 6 - 35V
Fsw = 300kHz
Buck switcher ic = MIC2127A
This design is referenced from an another project and not designed by me, I am just trying to optimize it further.
I am able to reduce the total dissipation from 5W --> 3.3W by reducing the gate resistance from 4.7ohm --> 1ohm. This is excluding the additional series resistance from driver and the FET.
Note that the total dissipation of the HS FET is 5W, which includes Conduction, Switching, Diode Reverse recovery and Coss losses. The switching one accounts for 80% of that.
I always used to believe that the usage of different FET for HS and LS had more to do with the false triggering of the LS FET due to high dI/dt of the switching node caused by Cgd. The conduction losses seems to be quite low at around 50-79 mW due to the low Rds on. I remember there was an application note on how to select the HS and LS FET's for the Synchronous Buck switcher. Maybe Ill find and refer it again to select the proper FET's.
Thanks for you suggestion.